| Class               | : |                                                         |
|---------------------|---|---------------------------------------------------------|
| Batch               | : |                                                         |
| ABC ID              | : |                                                         |
| Roll. No            | : |                                                         |
| Assignment No.      | : | A.3                                                     |
| Assignment Name     | : | FIFO ( 32-bit , organized as 4 X 8 , BYTE Addressable ) |
| Date Of Performance | : |                                                         |

# **BLOCK DIAGRAM**



# **FUNCTION TABLE**

| rst | clk          | addr  |       | rd_wr | d_out              | empty | full |
|-----|--------------|-------|-------|-------|--------------------|-------|------|
|     |              | $A_1$ | $A_0$ |       |                    |       |      |
| 1   | Х            | Х     | Х     | Х     | (00) <sub>16</sub> | 1     | 0    |
| 0   | $\downarrow$ | 0     | 0     | 0     | mem <sub>0</sub>   | 0     | 1    |
| 0   | $\downarrow$ | 0     | 1     | 0     | mem <sub>1</sub>   | 0     | 1    |
| 0   | $\downarrow$ | 1     | 0     | 0     | mem <sub>2</sub>   | 0     | 1    |
| 0   | $\downarrow$ | 1     | 1     | 0     | mem <sub>3</sub>   | 0     | 1    |
| 0   | $\downarrow$ | 0     | 0     | 1     | mem <sub>0</sub>   | 0     | 0    |
| 0   | $\downarrow$ | 0     | 1     | 1     | mem <sub>1</sub>   | 0     | 0    |
| 0   | <b>↓</b>     | 1     | 0     | 1     | mem <sub>2</sub>   | 0     | 0    |
| 0   | $\downarrow$ | 1     | 1     | 1     | mem <sub>3</sub>   | 0     | 1    |

### MAIN VHDL MODEL (MVM)

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity FIFO_4x8 is
  Port (rst:in STD_LOGIC;
     clk: in STD_LOGIC;
     addr: in STD LOGIC VECTOR (1 downto 0) := "00";
     d_in: in STD_LOGIC_VECTOR (7 downto 0);
     rd_wr:in STD_LOGIC;
     d_out : out STD_LOGIC_VECTOR (7 downto 0) := "000000000";
     empty: out STD_LOGIC:='1';
     full: out STD LOGIC:= '0');
end FIFO_4x8;
architecture FIFO_4x8_arch of FIFO_4x8 is
TYPE mem IS ARRAY(3 DOWNTO 0) OF STD_LOGIC_VECTOR (7 DOWNTO 0);
SIGNAL memory: mem := (others=>(others=>'0'));
begin
  PROCESS(rst, clk, addr, d_in, rd_wr)
        begin
          if rst = '1' then
                  d_out <= "00000000";
                              empty <= '1';
                              full <= '0':
                              memory <= (others=>'0'));
    elsif falling_edge(clk) then
      case rd_wr is
                                when '0' =>
                                         d_out <= memory(conv_integer(addr));</pre>
                                               empty <= '0';
                                   full <= '1';
                                 when others =>
                                         memory(conv_integer(addr)) <= d_in;</pre>
                                               empty <= '0';
                                               if addr = "11" then
```

```
full <= '1';
else
full <= '0';
end case;
end if;
end process;
end FIFO_4x8_arch;
```

# **RTL SCHEMATIC**:





# **TECHNOLOGY SCHEMATIC**



### **SYNTHESIS REPORT**

### a) Device Utilization Summary:

\_\_\_\_\_\_

\* Final Report \*

\_\_\_\_\_\_

**Final Results** 

RTL Top Level Output File Name : FIFO\_4x8.ngr Top Level Output File Name : FIFO\_4x8

Output Format : NGC
Optimization Goal : Speed
Keep Hierarchy : No

**Design Statistics** 

# IOs : 23

Cell Usage:

# BELS : 32 **GND** : 1 INV : 2 # LUT3 : 21 MUXF5 : 8 # FlipFlops/Latches : 42 FDC\_1 : 1 FDCE 1 : 40 FDP 1 : 1 # Clock Buffers : 1 **BUFGP** : 1 # IO Buffers : 22

\_\_\_\_\_\_

### Device utilization summary:

-----

**IBUF** 

**OBUF** 

Selected Device: 3s250epq208-5

Number of Slices: 26 out of 2448 1%

Number of Slice Flip Flops: 40 out of 4896 0%

Number of 4 input LUTs: 23 out of 4896 0%

: 12

: 10

Number of IOs: 23

Number of bonded IOBs: 23 out of 158 14%

IOB Flip Flops: 2

Number of GCLKs: 1 out of 24 4%

# b) TIMING REPORT:

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.

| Clock Information             | n:                                                                             |                                            |           |  |  |  |  |
|-------------------------------|--------------------------------------------------------------------------------|--------------------------------------------|-----------|--|--|--|--|
| Clock Signal                  | Clock b                                                                        | +<br>  Clock buffer(FF name)   Load  <br>+ |           |  |  |  |  |
|                               | BUFGP                                                                          | 42                                         | 1         |  |  |  |  |
| Asynchronous Co               | ntrol Signals Info                                                             |                                            |           |  |  |  |  |
| Control Signal                | Buffer                                                                         | (FF name)                                  | Load      |  |  |  |  |
| rst_inv(rst_inv1_l            | NV_0:0)   I                                                                    | NONE(d_ou                                  | t_0)   42 |  |  |  |  |
| Timing Summary:               |                                                                                |                                            |           |  |  |  |  |
| Speed Grade: -5               |                                                                                |                                            |           |  |  |  |  |
| Minimum input<br>Maximum outp | d: 2.098ns (Maxi<br>arrival time befo<br>ut required time<br>binational path d | ore clock: 3.<br>after clock:              | 4.040ns   |  |  |  |  |
| Timing Detail:                |                                                                                |                                            |           |  |  |  |  |
| All values display            | ed in nanosecon                                                                | ds (ns)                                    |           |  |  |  |  |

### **TESTBENCH VHDL MODEL (TVM)**

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
use ieee.numeric_std.ALL;
ENTITY FIFO 4x8 tb IS
END FIFO_4x8_tb;
ARCHITECTURE behavior OF FIFO_4x8_tb IS
  -- Component Declaration for the Unit Under Test (UUT)
  COMPONENT FIFO_4x8
  PORT(
    rst: IN std logic;
    clk: IN std_logic;
    addr : IN std_logic_vector(1 downto 0);
    d_in : IN std_logic_vector(7 downto 0);
    rd wr: IN std logic;
    d_out : OUT std_logic_vector(7 downto 0);
    empty : OUT std_logic;
    full: OUT std_logic
    );
  END COMPONENT;
 --Inputs
 signal rst : std_logic := '0';
 signal clk: std logic:= '1';
 signal addr: std_logic_vector(1 downto 0) := (others => '0');
 signal d_in : std_logic_vector(7 downto 0) := (others => '0');
 signal rd_wr: std_logic:= '0';
        --Outputs
 signal d_out : std_logic_vector(7 downto 0);
 signal empty : std_logic;
 signal full : std_logic;
 -- Clock period definitions
 constant clk period : time := 10 ns;
BEGIN
        -- Instantiate the Unit Under Test (UUT)
 uut: FIFO_4x8 PORT MAP (
     rst => rst,
     clk => clk,
     addr => addr,
     d in => d in,
```

```
rd_wr => rd_wr,
     d_out => d_out,
     empty => empty,
     full => full
    );
 -- Clock process definitions
 clk_process :process
 begin
                clk <= not(clk);
                wait for clk_period/2;
 end process;
 -- Stimulus process
 stim_proc: process
 begin
   rst <= '0';
                wait for clk_period;
                rst <= '1';
                wait for clk_period;
                rd_wr <= '1';
                for address in 0 to 3 loop
                         addr <= std_logic_vector(to_unsigned(address, 2));</pre>
                         d_in <= std_logic_vector(to_unsigned(63*(address + 1), 8));</pre>
                         wait for clk_period*2;
                end loop;
                d_in <= std_logic_vector(to_unsigned(0, 8));</pre>
                rd_wr <= '0';
                for address in 0 to 3 loop
                         addr <= std_logic_vector(to_unsigned(address, 2));</pre>
                         wait for clk_period*2;
                end loop;
 end process;
END;
```



#### PIN-LOCKING REPORT

#### # PlanAhead Generated physical constraints

```
NET "d_in[7]" LOC = P165;
                              #sw4-0
NET "d in[6]" LOC = P167;
                              #sw4-1
NET "d in[5]" LOC = P163;
                              #sw4-2
NET "d_in[4]" LOC = P164;
NET "d_in[3]" LOC = P161;
NET "d_in[2]" LOC = P162;
NET "d in[1]" LOC = P160;
NET "d_in[0]" LOC = P153;
                              #sw4-7
NET "d_out[7]" LOC = P179;
                              #sw3-0
NET "d_out[6]" LOC = P180;
                              #sw3-1
NET "d out[5]" LOC = P177;
NET "d out[4]" LOC = P178;
NET "d out[3]" LOC = P152;
NET "d_out[2]" LOC = P168;
NET "d out[1]" LOC = P171;
NET "d out[0]" LOC = P172;
                              #sw3-7
NET "clk" LOC = P132;
NET "rst" LOC = P204;
                              #k0
NET "rd_wr" LOC = P184;
                                     #sw2-6
NET "empty" LOC = P199;#sw1-6
NET "full" LOC = P196; #sw1-7
```

### **CONCLUSION**

### Thus, we have:

- 1) Modeled a 4x8 FIFO using Behavioral Modeling Style.
- 2) Observed following Schematics: RTL & Technology Schematics generated Post-Synthesis.
- 3) Interpreted <u>Device Utilization Summary</u> in terms of <u>LUTs</u>, <u>SLICES</u>, <u>IOBs</u>, <u>Multiplexers</u> &D FFs used out of the available device resources.
- 4) Interpreted the <u>TIMING Report</u> in terms of Maximum combinational delay as indicative of the Maximum Operating Frequency.
- 5) Written a <u>TESTBENCH</u> to verify the functionality of 4x8 FIFO & verified the functionality as per the FUNCTION-TABLE, by observing <u>ISIM Waveforms</u>.
- 6) Used <u>PlanAhead Editor</u> for pin-locking.
- 7) <u>Prototyped</u> the FPGA <u>XC3S250EPQ208-5</u> to realize 4x8 FIFO & verified its operation by giving suitable input combinations.